# Department of Electrical Engineering, National Tsing Hua University

# Advance SoC

Lab 4 – Caravel-FSIC FPGA

110590022 陳冠晰110061217 王彥智110000107 陳柏翰

# GitHub Link:

https://github.com/vic9112/Advance\_SOC https://github.com/lukaschen1010 https://github.com/kenny0915

# **Table of Contents**

| 1. | Introduction                                    | 1  |
|----|-------------------------------------------------|----|
| 2. | Caravel-FSIC FPGA Simulation                    | 2  |
|    | 2-1. DMA for FIR                                | 2  |
|    | 2.2.1. Define the Length of Transmission        | 3  |
|    | 2.2.2. Error Detection                          | 3  |
|    | 2-2. Testbench                                  | 5  |
|    | 2.2.1. Load Data into Memory                    | 5  |
|    | 2.2.2. DMA Configuration                        | 5  |
|    | 2.2.3. FIR Initialization                       | 7  |
|    | 2.2.4. DMA Start                                | 8  |
|    | 2.2.5. CheckfirDMADone                          | 8  |
|    | 2-3. DMA Traffic in Block Diagram               | 10 |
| 3. | Caravel-FSIC Validation                         | 10 |
|    | 3-1. DMA Connection                             | 10 |
|    | 3-2. Block Diagram                              | 11 |
|    | 3.2.1. DMA Downstream (FPGA to Caravel SoC)     | 11 |
|    | 3.2.2. DMA Upstream (Caravel SoC to FPGA)       | 12 |
|    | 3-3. Simulation on Board                        | 13 |
|    | 3.3.1. Load firmware into SPIROM                | 13 |
|    | 3.3.2. FIR Initialization and DMA Configuration | 14 |
|    | 3.3.4. DMA Start                                | 16 |
|    | 3.3.5. Result Checking                          | 17 |

# 1. Introduction

The purpose of this lab is to familiarize ourselves with Caravel-FSIC and FPGA simulation and validation. We integrated a user FIR into the User Project in Caravel SoC side, generating AXI-Lite transactions to initialize the FIR from the FPGA side. Then, we developed a DMA located at the FPGA side specifically for the FIR. This DMA uses AXI-Master to retrieve data (x\_in) from memory and then streams them downstream to the FIR. After the FIR processes the data, it streams the results (y\_out) upstream back to the DMA, which then stores them back into memory.



Where we have 4 'axi vip' in the testbench

- axi\_vip\_0:
  - PS master cycle generation
  - Config module in the Caravel and ps axi
- axi vip 1
  - Memory slave module
  - Receive data from LA in caravel side
  - Flesh to the memory slave module from ps axi
- axi\_vip\_2, 3
  - User DMA target
  - One is to read data pattern; the other one is to write data pattern.

# 2. Caravel-FSIC FPGA Simulation

# 2-1. DMA for FIR

The initial design of the DMA was for EdgeDetect, so we need to change the DMA's design to transmit and receive data for the FIR. The definitions of each register in DMA are shown in the following table:

Table 1
DMA register table

| Register Name                                  | Offset Address                                                                                                                                                                                                                                                                                                                                                                                                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Control signals                                | 0x00                                                                                                                                                                                                                                                                                                                                                                                                                                   | Control signals Definition bit 0 - ap_start (Read/Write/COH) Set 1 to start Axis DMA function bit 1 - ap_done (Read/COR) bit 2 - ap_idle (Read) bit 3 - ap_ready (Read/COR)                                                                                                                                                                                                                                                                 |  |
| s2m Buffer transfer done status register       | 0x10                                                                                                                                                                                                                                                                                                                                                                                                                                   | bit 0 – s2m buffer transfer done status (Read) Set this register to 1 if stream data has written to memory and data length is equal to Buffer Length(640*480/4 DW)                                                                                                                                                                                                                                                                          |  |
| s2m Buffer transfer done status clear register | Buffer transfer done status clear register  bit 0 – clear s2m buffer transfer done status (Read/Write)  Set 1 to clear s2m buffer done status/s2m error status and reset internal finish to clear buffer done status  Note: Before set this register to 1 to clear s2m buffer transfer done status status, Clear status control register must set to 1. After buffer transfer do this register needs to be cleared for next operation. |                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| s2m Buffer Length                              | 0x28                                                                                                                                                                                                                                                                                                                                                                                                                                   | Set s2m buffer length, must set to 640*480/4.                                                                                                                                                                                                                                                                                                                                                                                               |  |
| s2m Clear Status Control register              | 0x30                                                                                                                                                                                                                                                                                                                                                                                                                                   | bit 0 –Enable to clear s2m buffer transfer done status (Read/Write)                                                                                                                                                                                                                                                                                                                                                                         |  |
| s2m Buffer Lower base address register         |                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| s2m Buffer Upper base address register         | 0x3C                                                                                                                                                                                                                                                                                                                                                                                                                                   | bit 31~0 – The memory base address [63:32] of s2m buffer (Read/Write)                                                                                                                                                                                                                                                                                                                                                                       |  |
| s2m err status register                        | 0x44                                                                                                                                                                                                                                                                                                                                                                                                                                   | bit 0 – s2m err status when sof(start of frame) signal or eol(end of line) signal of side band of user project is incorrect (Read)                                                                                                                                                                                                                                                                                                          |  |
| Image width                                    | 0x54                                                                                                                                                                                                                                                                                                                                                                                                                                   | bit 31~0 – Image_width[31:0] (Read/Write)  Note: The value of this register is DW unit, so the value should be real width divided by 4.  This value must be 160, due to Image is 640(width)*480(height)                                                                                                                                                                                                                                     |  |
| m2s Buffer Lower base address register         | 0x5C                                                                                                                                                                                                                                                                                                                                                                                                                                   | bit 31~0 – The memory base address [31:0] of m2s buffer (Read/Write)                                                                                                                                                                                                                                                                                                                                                                        |  |
| m2s Buffer Upper base address register 0x60    |                                                                                                                                                                                                                                                                                                                                                                                                                                        | bit 31~0 – The memory base address [63:32] of m2s buffer (Read/Write)                                                                                                                                                                                                                                                                                                                                                                       |  |
| m2s Buffer transfer done status register       | 0x68                                                                                                                                                                                                                                                                                                                                                                                                                                   | bit 0 – m2s buffer transfer done status (Read) Set this register to 1 if data has fetched from memory and data length is equal to Buffer Length(640*480/4 DW)                                                                                                                                                                                                                                                                               |  |
| m2s Buffer transfer done status clear register | 0x78                                                                                                                                                                                                                                                                                                                                                                                                                                   | bit 0 – clear m2s buffer transfer done status (Read/Write) Set 1 to clear m2s buffer done status/s2m error status and reset internal state, then set 0 if finish to clear buffer done status Note: Before set this register to 1 to clear m2s buffer transfer done status/ m2s error status, Clear status control register must set to 1. After buffer transfer done status is clear, this register needs to be cleared for next operation. |  |
|                                                | 0x80                                                                                                                                                                                                                                                                                                                                                                                                                                   | Set m2s buffer length, must set to 640*480/4.                                                                                                                                                                                                                                                                                                                                                                                               |  |
| m2s Buffer Length                              | UX8U                                                                                                                                                                                                                                                                                                                                                                                                                                   | Set mas butter length, must set to 640 480/4.                                                                                                                                                                                                                                                                                                                                                                                               |  |

#### 2.2.1. Define the Length of Transmission

In the initial design, the length of data transmission was determined using a hardware constant (e.g. BUF\_LEN). However, if we want to change the size of the data length, it will require altering the hardware design. To improve this aspect, I use the user input data length as looping boundary:

```
do {
    count = in_counts.read();

    for (int i = 0; i < count; ++i) {
    #pragma HLS PIPELINE
        in_val = in_stream.read();
        out_memory[i] = in_val.data_filed;
    }
    out_memory += count;
    final_s2m_len += count;

    if(final_s2m_len == in_s2m_len){
        out_sts = 1;
    }

    buf_sts = out_sts:
} while(final_s2m_len < in_s2m_len);</pre>
```

Therefore, it can handle different data length without crashing the system.

#### 2.2.2. Error Detection

There are two scenarios where a DMA transaction can end:

- 1. After transmitting the specified amount of data:
  - For stream-in, it does not matter whether 'tlast' is asserted.
  - For stream-out, 'tlast' must be asserted.
- 2. For stream-in, when 'tlast' is received, regardless of whether the specified transmission amount has been reached.

#### Handling methods:

- If data is sent beyond what is set by DMA ('tlast' exceeds the set 'length'), the excess data is dropped, but this should be recorded in the status so that the software is aware of what occurred.
- If less data is transmitted (i.e. 'tlast' is asserted prematurely), the DMA should end normally, but an error flag should be recorded in the status to inform the software.

In the function 'GetInStream':

```
s2m_err = 0;
if ((in_len < in_s2m_len - 1) && (in_val.last == 1)) // t_last asserted but DMA hasn't reach stream length
    s2m_err = 1;
if ((in_len == in_s2m_len - 1) && (in_val.last != 1)) // reach stream length but t_last not asserted
    s2m_err = 2;</pre>
```

Here I defined 3 statuses:

- 0: Passed
- 1: Stream-in less than Length
- 2: Stream-in more than Length

In the function 'SendOutStream':

```
do {
    count = in_counts.read();
    for (int i = 0; i < count; ++i) {
    #pragma HLS PIPELINE
        out_data in_data = in_stream.read();
        out_val.data = in_data.data_filed;
        out_val.user = in_data.upsb;
        out_val.last = in_data.last;
        out_stream.write(out_val);
    }
} while(!out_val.last);
if(out_val.last == 1){
    buf_sts = 1;
}</pre>
```

The DMA will assert 'tlast' when finished streaming-out.

Simulation result:

### 2-2. Testbench

## 2.2.1. Load Data into Memory

To let DMA retrieve data from memory, we need to load data into memory, following code shows how we implemented it:

(https://github.com/vic9112/Advance SOC/blob/main/lab04%20-%20fsic fpga/vivado/fsic tb.sv)

- 1. Load input from .hex file and store into register 'fir in' which has the length of 64
- 2. Load input from register 'fir\_in' into memory.

#### 2.2.2. DMA Configuration

As shown in Table 1, we need to configurate those registers in order to ensure the DMA operates correctly and get some information from them. In the following task:

 $(https://github.com/vic9112/Advance\_SOC/blob/main/lab04\%20-\%20fsic\_fpga/vivado/fsic\_tb.sv)$ 

We initialized the following:

```
offset = 32'h0000_0020;
data = 32'h0000_0000;
axil_cycles_gen(WriteCyc, PL_UPDMA, offset, data, 1);
```

- 0x20: s2m buffer transfer done status clear

```
offset = 32'h0000_0030;
data = 32'h0000_0000;
axil_cycles_gen(WriteCyc, PL_UPDMA, offset, data, 1);
```

- 0x30: s2m clear status control

```
offset = 32'h0000_0078;
data = 32'h0000_0000;
axil_cycles_gen(WriteCyc, PL_UPDMA, offset, data, 1);
```

0x78: m2s buffer transfer done status clear

```
offset = 32'h0000_0088;
data = 32'h0000_0000;
axil_cycles_gen(WriteCyc, PL_UPDMA, offset, data, 1);
```

- 0x88: m2s clear status control

#### And programmed:

```
offset = 32'h0000_0028;
data = 32'd64;
axil_cycles_gen(WriteCyc, PL_UPDMA, offset, data, 1);
```

- 0x28: buffer length => 64

```
offset = 32'h0000_0038;
data = 32'h4508_0000;
axil_cycles_gen(WriteCyc, PL_UPDMA, offset, data, 1);
```

- 0x38: s2m buffer lower base address => 0x4508 0000

```
offset = 32'h0000_003C;
data = 32'h0000_0000;
axil_cycles_gen(WriteCyc, PL_UPDMA, offset, data, 1);
```

- 0x3C: s2m buffer upper base address => 0

```
offset = 32'h0000_0054;
data = 32'd64;
axil_cycles_gen(WriteCyc, PL_UPDMA, offset, data, 1);
```

- 0x54: image width, which will not be used in FIR

```
offset = 32'h0000_005C;
data = 32'h4500_0000;
axil_cycles_gen(WriteCyc, PL_UPDMA, offset, data, 1);
```

- 0x5C: m2s buffer lower base address => 0x4500 0000

```
0x20 : Data signal of s2m_sts_clear
// 0x24 : reserved
// 0x28 : Data signal of s2m_len
        bit 31~0 - s2m_len[31:0] (Read/Write)
// 0x30 : Data signal of s2m_enb_clrsts
         bit 0 - s2m_enb_clrsts[0] (Read/Write)
// 0x34 : reserved
        bit 31~0 - s2mbuf[31:0] (Read/Write)
// 0x3c : Data signal of s2mbuf
// 0x44 : Data signal of s2m_err
        others - reserved
// 0x54 : Data signal of Img_width
        bit 31~0 - Img_width[31:0] (Read/Write)
// 0x58 : reserved
// 0x5c : Data signal of m2sbuf
        bit 31~0 - m2sbuf[31:0] (Read/Write)
        bit 0 - m2s_buf_sts_ap_vld (Read/COR)
// 0x78 : Data signal of m2s sts clear
        others - reserved
        bit 31~0 - m2s_len[31:0] (Read/Write)
// 0x88 : Data signal of m2s_enb_clrsts
```

```
offset = 32'h0000_0060;
data = 32'h0000_0000;
axil_cycles_gen(WriteCyc, PL_UPDMA, offset, data, 1);
```

- 0x60: m2s buffer upper base address

```
offset = 32'h0000_0080;
data = 32'd64;
axil_cycles_gen(WriteCyc, PL_UPDMA, offset, data, 1);
```

- 0x80: m2s buffer length => 64

#### 2.2.3. FIR Initialization

Before we start streaming data from/to DMA, we need to initialize FIR using AXI-Lite transmissions from FPGA. In the following task:

(https://github.com/vic9112/Advance SOC/blob/main/lab04%20-%20fsic fpga/vivado/fsic tb.sv)

First, we choose User Project 1, where our FIR locate at, as target by configurating CC module:

```
offset = 0;
data = 32'h0000_0001;
axil_cycles_gen(WriteCyc, SOC_CC, offset, data, 1);
```

Then, program data length into FIR:

```
offset = 12'h10;
data = 32'd64;
axil_cycles_gen(WriteCyc, SOC_UP, offset, data, 1);
```

And write coefficients into FIR:

```
for(i = 0; i < 11; i = i + 1) begin
  $display($time, "=> Fpga2Soc_Write: SOC_UP");
  offset = 12'h20 + 4 * i;
  data = coef[i];
  axil_cycles_gen(WriteCyc, SOC_UP, offset, data, 1);
```

Finally, program ap\_start:

```
offset = 12'h00;
data = 32'h0000_0001;
axil_cycles_gen(WriteCyc, SOC_UP, offset, data, 1);
```

#### **2.2.4. DMA Start**

After the above processes have been set up, we can program DMA's ap\_start to start streaming data to/from FIR and read/write data from/into memory.

(https://github.com/vic9112/Advance SOC/blob/main/lab04%20-%20fsic fpga/vivado/fsic tb.sv)

Above start the task 'CheckfirDMADone' & wait until the event 'userdma done' raised.

#### 2.2.5. CheckfirDMADone

To check whether firDMA has completed its transactions, we continuously loop and check the address 0x10, which is the configuration address of s2m buffer transfer done status register defined in firDMA (Table 1). In the following task, we write the output from firDMA into a .log file after its transactions has completed. (Notice that addro(0x4508 0000) is the base address of firDMA out)

#### Inside the task:

```
keepChk = 1;
offset = 32'h0000_0010;
$display($time, "=> Wating buffer transfer done...");
while (keepChk) begin
   #10us
   axil_cycles_gen(ReadCyc, PL_UPDMA, offset, data, 0);
   if(data == 32'h0000_0001) begin
      keepChk = 0;
      fd = $fopen ("../../../firDMA_out.log", "w");
       for (index = 0; index < 64; index += 1) begin
          // Write the Y_out into .log file
         $fdisplay(fd, "%08d", slave_agent2.mem_model.backdoor_memory_read_4byte(addro + (4 * index)));
      last_y = slave_agent2.mem_model.backdoor_memory_read_4byte(addro + (4 * 63));
      $display($time, "=> -----
      axil_cycles_gen(ReadCyc, PL_UPDMA, 32'h0000_0044, data, 0); // 0x44: s2m_err
      $display($time, "=> *-----*");
      $display($time, "=> | Stream to Memory Error | Status |");
      $display($time, "=> *-----*");
                           Passed | 0 |");
      $display($time, "=> |
      $display($time, "=> | Stream-in less than length |
                                                   1 |");
      $display($time, "=> | Stream-in more than length |
      $display($time, "=> *-----*");
      $display($time, "=> Stream to Memory error status: %2d", data);
       if (last_y == 10614)
         $display($time, "=> FIR PASS, last Y: %5d", last_y);
       else
       $display($time, "=> FIR Failed, last Y: %5d", last_y);
      $display($time, "=> -----");
      $fclose(fd);
->> userdma_done;
$display($time, "=> End CheckfirDMADone()...");
```

- 1. Set the flag 'keepChk = 1', offset = 0x10: s2m buffer transfer (upstream) done status
- 2. If s2m buffer transfer done status = 1, stop looping
- 3. Write all output Y to a .log file
- 4. Check the error status.
- 5. Check the correctness of Y (we only check the last Y here since all the answers are coherent)
- 6. Raise the event 'userdma done'

# 2-3. DMA Traffic in Block Diagram



Downstream (FPGA to SoC)

Upstream (SoC to FPGA)

# 3. Caravel-FSIC Validation

# 3-1. DMA Connection

I edited the .tcl file (run\_vivado\_fsic) so that our firDMA can be connected during the block diagram generation phase.

(https://github.com/vic9112/Advance SOC/blob/main/lab04%20-%20fsic fpga/vivado/vvd caravel fpga fsic.tcl)



# 3-2. Block Diagram



# 3.2.1. DMA Downstream (FPGA to Caravel SoC)

The orange line in the diagram below shows the path of the DMA streaming x to the FIR located in the Caravel User Project. First, on the DMA interface, we can see 2 'm\_axi' ports (m\_axi\_gmem0, m\_axi\_gmem1). It retrieves data from memory through the AXI-Master and then stream it out. It goes through the module 'ps\_axi' to forward the DMA request transaction, then it is input into the Caravel SoC via IO\_SERDES (mprj pin).





The following figure illustrates the path of the DMA downstream in a simpler way:



# 3.2.2. DMA Upstream (Caravel SoC to FPGA)

The orange line in the diagram below shows the path of the DMA get the output Y streaming from the FIR located in the Caravel User Project. After FIR completes its calculations, it will upstream the output Y through the IO\_SERDES to the FSIC at the FPGA side, where it is transmitted to the DMA in a streaming manner via the AXIS SWITCH





## 3-3. Simulation on Board

#### 3.3.1. Load firmware into SPIROM

- ⇒ Release reset for passthrough.
- ⇒ Load firmware (fsic.hex) to memory npROM
- ⇒ Enabling passthrough mode
- ⇒ Load firmware (fsic.hex) to memory npROM
- ⇒ Writing firmware into SPIROM
- ⇒ Exit passthrough mode, FW will be fetched.

### Release reset for passthrough. (output pin)



#### Load firmware to npROM

```
# Collect 4 bytes, write to npROM
if(bytecount == 4):
    npROM[npROM_offset + npROM_index] = buffer
    # Clear buffer and bytecount
    buffer = 0
    bytecount = 0
    npROM_index += 1
    #print (npROM_index)
    continue
# Fill rest data if not alignment 4 bytes
if (bytecount != 0):
    npROM[npROM_offset + npROM_index] = buffer
    npROM_index += 1
firOM.close()
```





#### Enabling passthrough mode





# Writing FW into SPIROM



Exit passthrough mode.



# 3.3.2. FIR Initialization and DMA Configuration

In FIR Initialization, we first select upril, which is the place we put our FIR in.

```
# choose uprj1
ADDRESS_OFFSET = SOC_CC # 0x5000
mmio.write(ADDRESS_OFFSET, 0x00000001)
```

Second, we programmed the length of data 64 into SOC\_UP + 0x0010 (0x0010) in hex presentation.

```
# set len
ADDRESS_OFFSET = SOC_UP
mmio.write(ADDRESS_OFFSET + 0x10, 0x00000040)
```

Third, we put 11 coefficients in coef []. Then we write them into 0x20 - 0x60 using mmio.wirte.

```
# set coef
coef = [0x0,0xFFFFFFF6, 0xFFFFFFF7, 0x000000017, 0x000000038, 0x000000038, 0x000000017, 0xFFFFFFF7, 0xFFFFFFF6, 0x0]
ADDRESS_OFFSET = SOC_UP
for i in range(11):
    mmio.write(ADDRESS_OFFSET + 0x20 + 4 * i, coef[i])
```

Forth, we started setting DMA. We assigned an MMIO base address with 0x10000 (64k) range.



Then, set the buffer length 64 (0x40) to address 0x28 (s2m set buffer length), and other registers.

```
firDMA_mmio.write(0x20, 0x00000000) # s2m exit clear
firDMA_mmio.write(0x30, 0x00000000) # s2m disable to clear
firDMA_mmio.write(0x78, 0x00000000) # m2s exit clear
firDMA_mmio.write(0x88, 0x00000000) # m2s disable to clear
firDMA_mmio.write(0x28, 0x00000040) # s2m set buffer len
```

Allocate the buffer for output (size = 1024, datatype = 32-bits integer)

```
firDMA_buf_o = allocate(shape=(1024,), dtype=np.int32)
firDMA_mmio.write(0x38, firDMA_buf_o.device_address) # output buffer addr low
firDMA_mmio.write(0x3c, 0x00000000) # output buffer addr high
firDMA_mmio.write(0x54, 0x000000040) # width
```

Allocate the buffer for input (size = 1024, datatype = 32-bits integer)

```
firDMA_buf_i = allocate(shape=(1024,), dtype=np.int32)

firDMA_mmio.write(0x5c,firDMA_buf_i.device_address)  # input buffer addr low
firDMA_mmio.write(0x60, 0x00000000)  # input buffer addr high
firDMA_mmio.write(0x80, 0x000000040)  # m2s set buffer len
```

#### Data in

```
for i in range(64):
| firDMA_buf_i[i] = i
```

#### Python Validation result:

```
Check MPRJ_IO input/out/en
0 \times 10 = 0 \times 0
0 \times 14 = 0 \times 0
0x1c = 0x0
0 \times 20 = 0 \times 0
0x34 = 0xfffffff7
0x38 = 0x3f
-----
Release Reset First before passthrough mode
_____
1
Load firmware (fsic.hex) to memory npROM
_____
Finish loading firmware into npROM
_____
_____
Enabling passthrough mode
_____
Configure device
XSP TFO OFFSET : 0x00000004
XSP_TFO_OFFSET : 0x00000000
Finish enabling passthrou mode
_____
_____
Exit passthrou mode, FW will be fetched
_____
Check MPRJ IO input/out/en
0x10 = 0x0
0x14 = 0x0
0x1c = 0x0
0x20 = 0x0
0x34 = 0x3ffff6
0x38 = 0x10
DMA AND FIR START
_____
mmio.read(PL_IS): 0x0
mmio.read(PL_IS): 0x1
mmio.read(PL_IS): 0x3
```

### **3.3.4. DMA Start**

Program ap start to start the FIR

```
# fir ap_start
ADDRESS_OFFSET = SOC_UP
mmio.write(ADDRESS_OFFSET, 0x00000001)
```

Program ap start to start the DMA

```
# dma_start
firDMA_mmio.write(0x00,0x00000001)
```



#### Python validation

# 3.3.5. Result Checking

Using while loop to wait for firDMA transfer done:

```
while True:
    if firDMA_mmio.read(0x10) == 0x01:
        break
```

|   | Register Name                            | Offset Address |
|---|------------------------------------------|----------------|
|   | Control signals                          | 0x00           |
|   |                                          |                |
|   |                                          |                |
|   |                                          |                |
|   |                                          |                |
|   |                                          |                |
|   | s2m Buffer transfer done status register | 0x10           |
| ł |                                          |                |
|   |                                          |                |
|   |                                          |                |

Print out FIR calculation result:

```
for i in range(64):
    print(f"result[{i:>02d}] = {firDMA_buf_o[i]:>5d}")
```

# Result printed on Python

```
result[32] =
                                                        4941
result[00] =
                                          result[33] =
result[01] =
                0
                                                        5124
                                          result[34] =
                                                        5307
result[02] =
               -10
                                          result[35] =
                                                        5490
result[03] =
              -29
                                          result[36] =
                                                        5673
result[04] =
              -25
                                          result[37] =
                                                        5856
result[05] =
              35
                                          result[38] =
                                                        6039
result[06] =
              158
                                          result[39] =
result[07] =
              337
                                          result[40] =
                                                        6405
result[08] =
              539
                                          result[41] =
result[09] =
              732
                                          result[42] =
                                                        6771
result[10] =
              915
                                          result[43] =
                                                        6954
result[11] =
             1098
                                          result[44] =
                                                        7137
result[12] =
             1281
                                          result[45] =
                                                        7320
result[13] =
             1464
                                          result[46] =
                                                        7503
result[14] = 1647
                                          result[47] =
                                                        7686
result[15] =
             1830
                                          result[48] =
                                                        7869
result[16] =
             2013
                                          result[49] =
                                                        8052
result[17] = 2196
                                          result[50] =
                                                        8235
result[18] =
             2379
                                          result[51] =
                                                        8418
result[19] =
             2562
                                          result[52] =
result[20] =
             2745
                                          result[53] =
                                                        8784
result[21] =
             2928
                                          result[54] =
result[22] =
             3111
                                          result[55] =
                                                       9150
result[23] =
             3294
                                          result[56] =
                                                        9333
result[24] =
             3477
                                          result[57] =
                                                        9516
result[25] =
             3660
                                          result[58] =
                                                        9699
result[26] =
                                          result[59] =
                                                        9882
result[27] =
             4026
                                          result[60] = 10065
result[28] =
             4209
                                          result[61] = 10248
result[29] = 4392
                                          result[62] = 10431
result[30] = 4575
                                          result[63] = 10614
result[31] = 4758
```

# Check FIR Done

The value read from 0x10 should be 0x6 (1010: ap ready, ap done)

```
Python validation result:

mmio.read(0x10): ", hex(mmio.read(0x00)))

Python validation result:

mmio.read(0x10): 0x6

Indeed it's 6!

ap_done: DMA has finished its task.

ap_ready: DMA is ready for next task (ap_start).

Validation Finish

ON BOARD VALIDATION FINISH!
```

```
0x00 : Control signals
   bit 0 - ap_start (Read/Write/COH)
  bit 1 - ap_done (Read/COR)
  bit 2 - ap_idle (Read)
  bit 3 - ap_ready (Read/COR)
  bit 7 - auto_restart (Read/Write)
  bit 9 - interrupt (Read)
  others - reserved
```